A hardware accelerated semi analytic approach for fault trees with repairable components


Kara-Zaitri C., EVER E.

11th International Conference on Computer Modelling and Simulation, UKSim 2009, Cambridge, England, 25 - 27 March 2009, pp.146-151, (Full Text) identifier

  • Publication Type: Conference Paper / Full Text
  • Doi Number: 10.1109/uksim.2009.83
  • City: Cambridge
  • Country: England
  • Page Numbers: pp.146-151
  • Middle East Technical University Northern Cyprus Campus Affiliated: Yes

Abstract

Fault tree analysis of complex systems with repairable components can easily be quite complicated and usually requires significant computer time and power despite significant simplifications. Invariably, software-based solutions, particularly those involving Monte Carlo simulation methods, have been used in practice to compute the top event probability. However, these methods require significant computer power and time. In this paper, a hardware-based solution is presented for solving fault trees. The methodology developed uses a new semi analytic approach embedded in a Field Programmable Gate Array (FPGA) using accelerators. Unlike previous attempts, the methodology developed properly handles repairable components in fault trees. Results from a specially written software-based simulation program confirm the accuracy and validate the efficacy of the hardware-oriented approach. © 2009 IEEE.